

# DesignWare Cores LPDDR54 PHY On-Chip Clocking Implementation using LPDDR5/4/4X PHY with internal PLL Application Note

OCC using LPDDR5/4/4X PHY PLL

Version: 1.10a March 2021

#### **Copyright Notice and Proprietary Information**

© 2021 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### Disclaimer

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at http://www.synopsys.com/Company/Pages/Trademarks.aspx

All other product or company names may be trademarks of their respective owners.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043

www.synopsys.com

### **Contents**

| Revisi | sion History                                           | 5  |
|--------|--------------------------------------------------------|----|
| Refere | rence Documents                                        | 7  |
| 1 Ir   | Introduction                                           | 9  |
| 1.1    |                                                        |    |
| 1.2    | 1                                                      |    |
|        | 1.2.1 Design Structure with LPDDR5/4/4X                |    |
|        | 1.2.2 Clocks Usage                                     |    |
|        | 1.2.3 OCC Controller Implementation Flow               |    |
| 2 P    | PLL Set-up and Initialization                          | 15 |
| 2.1    | Reset sequence                                         | 15 |
| 2.2    | PLL configuration                                      |    |
| 2.     | 2.2.1 Process/Frequency independent PLL inputs         | 17 |
| 2.     | 2.2.2 Process/Frequency dependent PLL inputs           |    |
| 2.     | 2.2.3 Dynamic PLL inputs                               |    |
| 2.3    | PLL power-up sequence                                  |    |
| 3 C    | OCC Insertion using DFT Compiler                       |    |
| 3.1    | Design Preparation                                     | 22 |
|        | 3.1.1 Clock Dividing Logic                             |    |
|        | Ports for OCC Control Signals                          |    |
|        | 3.1.3 Create Buffers as OCC Controller Insertion Point |    |
| 3.2    | $\sigma$                                               |    |
| 3.3    | <b>0</b>                                               |    |
|        | Define OCC controller signals                          |    |
|        | 3.3.2 OCC Controller definition                        |    |
|        | 3.3.3 PLL Control Bus Constraints                      |    |
| 3.4    |                                                        |    |
|        | 3.4.1 OCC Insertion                                    |    |
|        | OCC controller Scan Enable Connectivity fix            |    |
| 3.5    | 1                                                      |    |
| 3.6    | Warnings Analysis                                      | 28 |
|        | ATPG with OCC using Tetramax                           |    |
| 4.1    |                                                        |    |
|        | 4.1.1 SPF file generated by DFT Compiler               |    |
|        | 4.1.2 Tetramax commands                                |    |
| 4.2    |                                                        |    |
| 4.3    |                                                        |    |
| 4.     | 4.3.1 Example Waveform                                 | 31 |

### **Revision History**

| Revision | Date       | Description             |
|----------|------------|-------------------------|
| 1.10a    | March 2021 | Updating "Clocks Usage" |
| 1.00a    | July 2020  | Initial release         |

### **Reference Documents**

The following reference documents are used in this application note:

- · SolvNetPlus article 000024322- DFT-inserted OCC controller Data Sheet
- · TetraMAX ATPG and TetraMAX II ADV ATPG User Guide
- · DFTMAX Design-For-Test user guide
- · Designware Cores LPDDR5/4/4X PHY Implementation Guide
- · DesignWare Cores LPDDR5/4/4X PHY Databook

| <b>3</b> ⇔ Note | This application note focuses on OCC implementation and testing using Synopsys tools |  |  |
|-----------------|--------------------------------------------------------------------------------------|--|--|
|                 | DFT Compiler- 2018.06-SP2                                                            |  |  |
|                 | TestMAX- 2019.12                                                                     |  |  |
|                 | · VCS- 2019.06-SP2                                                                   |  |  |

### 1 Introduction

#### 1.1 Purpose

The purpose of this application note is to provide guidance for implementing On-Chip Clocking (OCC) using the LPDDR5/4/4X PHY IP PLL. This application note applies to all the process nodes for which the LPDDR5/4/4X PHY IP is available.

In this document users will find:

- Guidance on setting up the PHY PLL
- Guidance on OCC controller insertion
- Guidance on ATPG pattern generation and simulation with an implemented OCC controller.

The structure and detailed functionality of OCC controller inserted by DFT Compiler (DFTC) are not covered in this document.

For information regarding OCC controller itself, refer to:

SolvNetPlus article 24322, "DFT-inserted OCC Controller Data Sheet"

For details on OCC implementation with DFT Compiler, refer to:

- On-Chip Clocking Support in DFTMAX Design-For-Test User Guide.

#### 1.2 Overview

#### 1.2.1 Design Structure with LPDDR5/4/4X

Figure 1.1 illustrates one of the possible ways of implementing OCC controller logic alongside LPDDR5/4/4X PHY\_TOP design. Several key points are listed below:

- Unlike regular stuck-at ATPG, At Speed Scan Testing (ASST) requires higher clock rates to test transition faults. Chapter 2 describes how to connect and setup the PHY PLL to be the clock source for At-Speed Scan testing of the LPDDR5/4/4X PHY.
- The maximum achievable speed for atpg\_Asst\_Clk, atpg\_PClk, atpg\_TxDllClk and atpg\_RDQSClk will depend directly on implementation. OCC controllers should be placed as close as possible to Hard-IP clock pins and customers should use a standard cell library which is optimized for speed.
- Clock tree synthesis (CTS) of high speed ATPG clocks will require special consideration on the placement, routing layer width, spacing and shielding.
- If minimum pulse width requirements for high frequency clocks cannot be met across PVT or can be achieved but at the cost of higher power and area, it is suggested to lower high speed ATPG clocks' frequency as the impact on At-Speed test coverage is minimal.
- LPDDR5/4/4X PHY includes scan enable signals (atpg\_se[n:0]) dedicated to each clock domain described in Table 1.1. To support these independent clock domains, a single OCC controller per clock domain is required.

9 Synopsys, Inc March 2021



PHY\_TOP

Figure 1.1: Example OCC Controller implementation

#### 1.2.2 Clocks Usage

LPDDR5/4/4X PHY\_TOP design provides multiple primary inputs for ATPG mode clocks which are listed in Table 1.1. This application note refers to OCC controller support for high speed clocks generated by the PLL located inside the PHY. The supported frequency ranges are included in LPDDR5/4/4X PHY databook.

Table 1.1: ATPG clocks in LPDDR5/4/4X

| Name                            | Max Freq    | Used by PUB | Used by Hard<br>Macro | Used for ASST | Scan Enable |
|---------------------------------|-------------|-------------|-----------------------|---------------|-------------|
| atpg_PClk                       | DATA_RATE   | No          | Yes                   | Yes           | atpg_se[0]  |
| DfiClk                          | DfiClk      | Yes         | Yes                   | No            | atpg_se[1]  |
| atpg_TxDllClk                   | DATA_RATE   | No          | Yes                   | Yes           | atpg_se[2]  |
| atpg_RDQSClk                    | DATA_RATE/2 | No          | Yes                   | Yes           | atpg_se[3]  |
| atpg_DlyTestClk                 | DfiClk      | No          | Yes                   | No            | atpg_se[4]  |
| APBCLK                          | APB         | Yes         | No                    | No            | atpg_se[5]  |
| atpg_UcCLK                      | DfiClk/2    | Yes         | No                    | No            | atpg_se[6]  |
| TDRCLK                          | TDR         | Yes         | No                    | No            | atpg_se[7]  |
| ATE clock<br>(ATPG Shift clock) | 100 MHz     |             |                       |               |             |

During At-Speed Scan Testing (ASST) the output of the PLL (which is located inside MASTER Hard-IP) is connected to atpg\_Asst\_Clk output port of LPDDR5/4/4X PHY TOP. The atpg\_Asst\_Clk or a divided down version of the clock is expected to be used as the clock source for each OCC controller.

The inserted OCC controllers select between ATE clock and PLL clock based on scan shift or scan capture operation; ATE clock is used during scan shift (100 MHz) and PLL clock is used during scan capture. The output of the OCC controllers is used to drive LPDDR5/4/4X PHY high speed clocks during ATPG.

The at-speed (scan capture) frequency of the clocks is determined based on customers' implementation and does not have to be the maximum supported frequency by the PHY.

Fast Atpg\_\* clock trees should be implemented with buffers/inverters from standard cell library which are optimized for slew. Shielding and non-default routing for clock nets should be used in order to prevent crosstalk. Net length should be balanced from Root to Sink. Special attention should be paid to the power grid used for buffers and inverters that are part of the clock tree to control Dynamic IR drop.

The following example implementation describes support for two different frequencies during ASST:

- MEMCLK: atpg\_PClk, atpg\_TxDllClk
- MEMCLK/2: atpg\_RDQSClk

In this case, clock dividers should be inserted to generate half frequency clock from atpg\_Asst\_Clk.

#### 1.2.3 OCC Controller Implementation Flow

The steps which are part of the OCC implementation flow can be integrated into any regular DFT flow by including a few additional settings.

The complete process (OCC + DFT + ATPG) can be divided into 3 major sections:

- 1. OCC controller insertion using DFT compiler
- 2. Pattern generation flow using TestMAX
- 3. Pattern simulation flow using VCS

Figure 1.2: OCC insertion flow



## **2** PLL Set-up and Initialization

During At-Speed Scan Testing, the PLL should be powered up and configured to the highest functional frequency at which the LPDDR5/4/4X PHY is implemented. To obtain control over the PLL using PHY\_TOP atpg\_PIlCtrlBus[141:0] port, atpg\_mode and atpg\_Asst\_Clken TOP level ports should be HIGH.

The PLL initialization sequence can be divided into following steps:

- Reset sequence- described in Section 2.1
- PLL configuration to generate mission mode frequency- described in Section 2.2
- · PLL power-up sequence- described in Section 2.3

More information about PLL can also be obtained from DesignWare Cores LPDDR5/4/4X PHY Databook.

#### 2.1 Reset sequence

- Generate DfiClk and PllRefClk (pllin\_x1 signal in Figure 2.2)
- · Assert Reset
- · Assert BP\_PWROK 10ns after Reset has been asserted (BP\_PWROK can also be held permanently high)
- De-assert PRESETn\_APB at least 44 DfiClk cycles after BP\_PWROK has been asserted
- Keep PRESETn\_APB de-asserted at least 16 DfiClk cycles
- De-assert Reset at least 4 DfiClk cycles after PRESETn\_APB has been asserted
- · Set static PLL inputs- see Section 2.2
- · Assert atpg\_mode and atpg\_Asst\_Clken to enable PLL control via atpg\_PllCtrlBus[]





#### 2.2 PLL configuration

PLL inputs are grouped into 3 categories:

- Process/Frequency independent PLL inputs
- Process/Frequency dependent PLL inputs
- Dynamic PLL inputs

#### 2.2.1 Process/Frequency independent PLL inputs

Inputs in Table 2.1 are static and should be set to a fixed value before atpg\_mode is asserted HIGH.

Table 2.1: Process/Frequency independent PLL inputs

| PHY_TOP atpg_PllCtrlBus[] | PLL Signal            | Recommended setting    |
|---------------------------|-----------------------|------------------------|
| atpg_PllCtrlBus[1]        | byp_mode              | 1'b0                   |
| atpg_PllCtrlBus[20]       | x4_mode               | 1'b0                   |
| atpg_PllCtrlBus[21]       | standby               | 1'b0                   |
| atpg_PllCtrlBus[40:36]    | dacval_in[4:0]        | 5′b0                   |
| atpg_PllCtrlBus[41]       | force_cal             | 1'b0                   |
| atpg_PllCtrlBus[42]       | en_cal                | 1'b0                   |
| atpg_PllCtrlBus[43]       | lock_count_sel        | 1'b0                   |
| atpg_PllCtrlBus[45:44]    | lock_phase_sel[1:0]   | 2'b01                  |
| atpg_PllCtrlBus[64:60]    | maxrange[4:0]         | 5′b1_1111              |
| atpg_PllCtrlBus[65]       | pll_ana_test_en       | 1'b0                   |
| atpg_PllCtrlBus[71:66]    | pll_ana_test_sel[5:0] | 6'b00_0000             |
| atpg_PllCtrlBus[77:72]    | pll_dig_test_sel[5:0] | 6'b00_0000             |
| atpg_PllCtrlBus[141:78]   | upll_prog[63:0]       | upll_prog<23:0>-2531'h |
|                           |                       | upll_prog<24> 0'h.     |
|                           |                       | upll_prog<35:25>-18C'h |
|                           |                       | upll_prog<58:36>-0'h   |
|                           |                       | upll_prog<63:59>-0'h   |

#### 2.2.2 Process/Frequency dependent PLL inputs

PLL inputs in Table 2.2 are static and should be set to a fixed value before atpg\_mode is asserted HIGH. Refer to PHY Databook section 2.1.12.1 (Optimal PLL Settings) for required value.

Table 2.2: Process/Frequency dependent PLL inputs

| PHY_TOP atpg_PllCtrlBus[] | PLL Signal            | Recommended setting |
|---------------------------|-----------------------|---------------------|
| atpg_PllCtrlBus[13:4]     | div_sel[9:0]          | Frequency dependent |
| atpg_PllCtrlBus[16:14]    | v2i_mode[2:0]         | Frequency dependent |
| atpg_PllCtrlBus[19:17]    | vco_low_freq[2:0]     | Frequency dependent |
| atpg_PllCtrlBus[28:22]    | cp_int_ctrl[6:0]      | Process dependent   |
| atpg_PllCtrlBus[35:29]    | cp_prop_ctrl[6:0]     | Process dependent   |
| atpg_PllCtrlBus[52:46]    | cp_int_gs_cntrl[6:0]  | Process dependent   |
| atpg_PllCtrlBus[59:53]    | cp_prop_gs_cntrl[6:0] | Process dependent   |

#### 2.2.3 Dynamic PLL inputs

PLL inputs in Table 2.3 are needed for PLL initialization, so they should be dynamically changed during PLL power-up sequence. After PLL is up, these inputs should be set to a fixed value of 0.

**Table 2.3**: Dynamic PLL inputs

| PHY_TOP atpg_PllCtrlBus[] | PLL Signal | Recommended setting            |
|---------------------------|------------|--------------------------------|
| atpg_PllCtrlBus[0]        | preset     | Controls PLL power-up sequence |
| atpg_PllCtrlBus[2]        | pwrdn      | Controls PLL power-up sequence |
| atpg_PllCtrlBus[3]        | gear_shift | Controls PLL power-up sequence |

#### 2.3 PLL power-up sequence

- · Assert *pwrdn* (atpg\_PllCtrlBus[2]) for minimum time 1us.
- De-assert pwrdn, wait 1ns and assert preset (atpg\_PllCtrlBus[3]) and gear\_shift (atpg\_PllCtrlBus[0]).
- · preset should be kept asserted for 1.0us
- · De-assert *preset*, while keeping *gear\_shift* HIGH for another 0.5us
- · By de-asserting *gear\_shift* the PLL is switched to final bandwidth
- · Maximum time for the PLL to lock is 10us
- · After the PLL is locked, Reset\_async should be asserted for 10ns

Figure 2.2: Initial PLL power-up sequence



# **3** OCC Insertion using DFT Compiler

Finalize and Report

OCC controller insertion requires a netlist which is ready for scan chain insertion. The OCC controller insertion can be either integrated into the main DFT step or can be done separately on its own.

For general LPDDR5/4/4X DFT guidelines, refer to Chapter 7 of DesignWare Cores LPDDR5/4/4X PHY Implementation Guide.

Figure 3.1 provides general overview of OCC controller insertion flow.

Figure 3.1: OCC Controller Insertion Flow

Tool operation

Manual design edit
Configuration

General DFT
configuration

OCC controller
configuration

Insert OCC controller

OCC controller
COCC controller

OCC controller

OCC controller

#### 3.1 Design Preparation

There are 3 main steps which need to be completed before OCC controller insertion:

- add clock dividing logic to generate atpg\_RDQSClk from atpg\_Asst\_Clk
- add ports for OCC control signals
- add clock buffers used as OCC controller insert points



#### 3.1.1 Clock Dividing Logic

Clock dividing logic must be instantiated in the design to generate half speed clock out of atpg\_Asst\_Clk. To avoid malfunction of clock dividing logic, note:

- All flip-flops in clock dividing logic must remain as non-scan cells
- The reset pin of clock dividing logic should be connected to the signal used to drive Reset\_async port of LPDDR5/4/4X PHY

#### 3.1.2 Ports for OCC Control Signals

Table 3.1 lists all I/O ports that are necessary for OCC control.

Table 3.1: OCC control signals

| Port name                                                         | I/O                                                | Description                                             |  |
|-------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------|--|
| ate_clk I Slow test clock from ATE (100 MHz; used for scan shift) |                                                    | Slow test clock from ATE (100 MHz; used for scan shift) |  |
| occ_testmode                                                      | 1                                                  | Test mode control signal for OCC controller             |  |
| occ_bypass                                                        | _bypass I Bypass control signal for OCC controller |                                                         |  |
| occ_reset I Reset signal for OCC controller                       |                                                    | Reset signal for OCC controller                         |  |

To create ports listed in Table 3.1 (if they do not already exist) customers can use

| <b></b> Note | A dedicated TestMode port must be created for OCC controller.                                                       |
|--------------|---------------------------------------------------------------------------------------------------------------------|
|              | It must be active in all test modes and inactive in mission mode.                                                   |
|              | It cannot be shared with TestMode signals used for other purposes, such as AutoFix or multiple test-mode selection. |

#### 3.1.3 Create Buffers as OCC Controller Insertion Point

OCC controller is inserted at the source of the PLL clock. If several clock domains share the same PLL clock source and separated OCC controllers are required, buffers must be inserted to separate the insertion points of OCC controller for each clock domain.

For example, atpg\_Asst\_Clk is used as the PLL clock source for both atpg\_PClk and atpg\_TxDllClk, making it impossible to create sperate OCC controllers for these two clock domains. In this case, to enable the insertion of different OCC controllers which utilize the same PLL output, customers can:

- 1. insert 2 additional buffers, OCC\_BUF\_atpg\_PClk and OCC\_BUF\_atpg\_TxDllClk, which are to be connected directly to PHY\_TOP output atpg\_Asst\_Clk
- 2. define the outputs of *OCC\_BUF\_atpg\_PClk* and *OCC\_BUF\_atpg\_TxDllClk* as the PLL clock source instead of atpg\_Asst\_Clk.

By doing so, DFT compiler will insert separate OCC controllers for atpg\_PClk and atpg\_TxDllClk during 'insert dft'.



Table 3.2 shows all necessary buffers for occ controller insertion. All names in Table 3.1 and 3.2 are provided as examples. Buffer and port names can be tailored to fit customers' design naming convention.

Table 3.2: Buffer for OCC Controller Insertion

| Instance name         | Туре   | Description                                                    |
|-----------------------|--------|----------------------------------------------------------------|
| OCC_BUF_atpg_PClk     | Buffer | A buffer used as OCC controller insert point for atpg_Pclk     |
| OCC_BUF_atpg_TxDllClk | Buffer | A buffer used as OCC controller insert point for atpg_TxDllClk |
| OCC_BUF_atpg_RDQSClk  | Buffer | A buffer used as OCC controller insert point for atpg_RDQSClk  |

create cell and connect pin can be used to create buffers and their connection, e.g.

```
create_cell OCC_BUF_atpg_PClk $tech_lib/$clock_buf
connect_pin -from [get_pins dwc_ddrphy_top_inst_0/atpg_Asst_Clk] -to
[get_pins OCC_BUF_atpg_Pclk/A]
connect_pin -from [get_pins OCC_BUF_atpg_PClk/X] -to
[get_pins dwc_ddrphy_top_inst_0/atpg_PClk] -port_name atpg_PClk
```

#### 3.2 General DFT Configuration

To perform On-Chip Clocking controller insertion, the -clock\_controller option of set\_dft\_configuration should be enabled when configuring DFT and scan settings:

```
set_dft_configuration -clock_controller enable
set scan configuration -style multiplexed flip flop -clock mixing no mix
```

#### 3 Note

If the current design is to be used as a test model later in a hierarchical flow, it is important to avoid clock mixing.

Clock mixing can cause the clock chain part of the On-Chip Clock controller to mix with flip-flops of opposite polarity on a single chain.

As a result, the mixed scan chain cannot be combined with scan chains from other test models and the maximum scan chain count at the top level would be increased.

Scan chains and DFT signals including clocks, resets and scan constants can also be defined as part of the General DFT Configuration step.

#### 3.3 OCC Controller Configuration

Configuring OCC controller can be separated into three main parts:

- Configure OCC controller signals including clocks and control ports
- Define OCC controllers
- Constraint PLL control bus to its required value

#### 3.3.1 Define OCC controller signals

Three types of clocks should be defined during On-Chip Clocking implementation via set dft signal:

■ ATE clock

ATE clock should be defined as both -type Oscillator and -type ScanClock on ATE clock input port

■ Reference clock

LPDDR5/4/4X PHY uses PllRefClk as PLL reference clock. It should be defined as -type PlRefClk and its frequency should be based on customer's requirements

■ PLL clock

PLL clock sources are used as OCC insertion points. They should be defined at the output of inserted OCC buffers described in section 3.1.3 with -type Oscillator and -hookup pin.



The reference clock can only be defined as -type refclock when its period is different from default.

#### Example command usage

```
# ATE clock define
set_dft_signal -view exist -type Oscillator -port ate_clk -test_mode all'
set_dft_signal -view exist -type ScanClock -port ate_clk -timing [list [expr double
(2.8)] [expr double (7.8)]]
# PLL reference define
set_dft_signal -view exist -type refclock -port PllRefClk -period $customer_period
# PLL clock define
set_dft_signal -view exist -type Oscillator -hookup_pin [get_pins
OCC BUF atpg PClk/X]
```

OCC controller insertion requires the definition of the following three OCC control signals.

- occ reset
- occ bypass enable
- occ test mode enable.

#### Following TCL command give an example of defining these control signals:

```
set_dft_signal -view spec -type TestMode -port occ_testmode
set_dft_signal -view spec -type pll_bypass -port occ_bypass
set dft signal -view spec -type pll reset -port occ reset
```

#### 3.3.2 OCC Controller definition

The OCC controller can be defined with set\_dft\_clock\_controller and should follow the definition of OCC clocks and control signals.

PHY\_TOP ATPG test coverage experiments show that a 2-clock cycle capture can be used for all OCC to obtain maximum coverage. The number of clock chain can be a customized number. Configuration example:

```
set_dft_clock_controller -cell_name snps_pll_controller \
     -design snps_clk_mux -cycles_per_clock 2 -test_mode occ_testmode \
     -pllclocks $inter_clk -ateclocks ate_clk -chain_count 1
```

#### 3.3.3 PLL Control Bus Constraints

During ASST ATPG, the PLL inside PHY\_TOP MASTER Hard-IP can be brought up to generate functional clock frequencies by TOP level atpg\_PllCtrlBus[\*] ports (atpg\_mode and atpg\_Asst\_Clken are required to be set to 1).

During OCC controller insertion in DFT Compiler, atpg\_PllCtrlBus[\*] should be constrained to values, specified in Section 2 to ensure stable at-speed clock can be output from the PLL.

Constraints on ports can be implemented with set\_dft\_signal -type Constant

#### 3.4 OCC insertion and Scan Enable connection

#### 3.4.1 OCC Insertion

After configuring DFT and OCC controller settings, the OCC controller insertion process follows regular test insertion methodology:

```
create_test_protocol \rightarrow preview_dft \rightarrow dft_drc \rightarrow insert_dft \rightarrow dft_drc
```

After post-dft drc, PLL bypassed DRC can be run by enabling -pll\_bypass option of set\_dft\_drc\_configuration:

```
set_dft_drc_configuration -pll_bypass enable
dft_drc -verbose -coverage_estimate
```

After running DRC with bypassed PLL, the SPF file written in next step can be utilized in both PLL enable mode and PLL bypass mode.

#### 3.4.2 OCC controller Scan Enable Connectivity fix

All scan chains in LPDDR5/4/4X PHY are clock-domain-based and enabled by associated scan enable signals (see Table 1.1).

However, there is no option or setting through which DFT Compiler can be guided to use different scan enable signals for the different OCC controllers. When defining multiple scan enable signals, the last defined scan enable will be connected to all OCC controller in the design.

Scan enable connection to OCC controllers can be adjusted once final insert\_dft has completed. This can be achieved by using disconnect\_net and connect\_pin commands.

It should be noted that changing controller SE connectivity using TCL commands does not affect the test protocol stored inside DFT Compiler internal memory. Incorrect scan enable connections would be output even if test protocol is written out after signal reconnection post insert\_dft. This issue can only be fixed by editing ScanEnable specification for each clock chain block in the test protocol file manually.

| J⊊⊋ Note | To enable easier pattern generation in TMAX, customers can use the modified SPF generated by DFT compiler.                                    |  |  |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|          | The SPF file can be used in ATPG DRC, thus allowing customers to avoid discrepancies between signal definition used in DFT Compiler and TMAX. |  |  |
|          | Example command:                                                                                                                              |  |  |
|          | <pre>write_test_protocol -output <dir>/\${design}_scan.spf</dir></pre>                                                                        |  |  |

#### 3.5 Output files

After reconnecting scan enable, to facilitate debug and further analysis, the following files should be generated:

- · scan inserted netlist
- · DDC file
- · CTL file
- scan reports

#### 3.6 Warnings Analysis

All clock dividing logic and some of the OCC controller inserted logic are clock related cells which cannot be stitched into a scan chain. These cells will cause some DRC violations in the post DFT DRC step.

Table 3.3 lists all expected violations during DFT DRC.

Table 3.3: Expected violations

| Violation<br>Type | DRC<br>Stage    | Reported Cell                           | Reason to Waive                                                                                                                                                      |
|-------------------|-----------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C16               | Post DFT<br>DRC | FFs in OCC controller                   | All clock dividing cells should remain as non-scan.  It is excepted that there are violations identifying that these cells cannot capture data.                      |
| C17               | Post DFT<br>DRC | Clock<br>connected to<br>primary output | A clock should not have a path to a primary output consisting only of combinational gates. A violation of this rule introduces no danger of generating bad patterns. |
| S19               | Post DFT<br>DRC | FFs in OCC controller                   | These nonscan cells are not designed to be stable during whole load_unload. These violations should be expected.                                                     |
| S29               | Post DFT<br>DRC | Dependent slave                         | These violations are expected because in each OCC controller contains fast and slow clock                                                                            |

# 4 ATPG with OCC using Tetramax

Pattern generation and simulation for a design with inserted On-Chip Clocking (OCC) is similar to regular ATPG flow:

ATPG Build → ATPG DRC → Pattern Generation → Pattern Simulation

#### 4.1 ATPG DRC

There are two approaches which can be adopted to run ATPG Design Rule Check (DRC) in Tetramax (TMAX):

- · Using SPF from DFT Compiler (DFTC)
- · Using TMAX commands

#### 4.1.1 SPF file generated by DFT Compiler

PLL initialization sequence, introduced in Chapter 2, should be inserted in the SPF generated from DFTC.

SPF modification requires insertion of PLL initialization sequence described in Section 3.1- once SPF has been modified, it should be run through Tetramax and all Warnings should be carefully analyzed.

| <b>3</b> → Note | PLL initialization is inserted as part of the test_setup macro.                 |
|-----------------|---------------------------------------------------------------------------------|
|                 | The final vector in test_setup macro should always assert ports to their        |
|                 | constrained value.                                                              |
|                 | Therefore, the PLL initialization sequence should be inserted in the middle of  |
|                 | test setup, after the first condition vector and before final assertion vector. |
|                 | _                                                                               |

#### 4.1.2 Tetramax commands

All DFT signals and OCC controller related information can be defined using TCL commands.

In addition, a pre-shift vector must be inserted in the Tetramax SPF <code>load\_unload</code> macro before <code>shift</code> to avoid S1 (scan chain blocking) issues in ATPG DRC. This is due to the synchronization mechanism of OCC controller.

The whole DRC process can be divided into following steps:

- 1. Define general DFT signals including clocks, resets and scan enables; note that ATE clock and PLL reference clock should be defined with add\_clocks -refclock
- 2. Define scan chains.
- 3. Define general DRC settings and set maximum number of capture clocks during shift with

29

- 4. set\_drc -num\_pll\_cycle <n>
- 5. Define OCC controller with add clocks, for example:

```
add_clocks 0 snps_pll_controller_atpg_Pclk/U2/U2/X -intclock \
a. -pll_source OCC_INBUF_DfiCtlClk/X -cycle { \
b. 0 snps_clk_chain_0/clk_ctrl_data[0] 1 \
c. 1 snps_clk_chain_0/clk_ctrl_data[1] 1 }
```

- 6. Write out SPF file of current settings.
- 7. Insert PLL initialization sequence described in Section 3.1 into the SPF from previous step.
- 8. Insert "pre-shift" vector in load unload macro before shift.
- 9. Run DRC with the edited SPF file.

For more operation details on defining OCC controller in Tetramax, refer to chapter 15 in TetraMAX ATPG and TetraMAX II ADV ATPG User Guide.

The pre-shift vector in step 8 asserts all scan enable signals in design and toggles ATE clocks for one cycle.

The procedure allows correct slow clock functionality.

An example pre-shift vector:

#### 4.2 Pattern Generation

During LPDDR5/4/4X PHY ATPG, at-speed test patterns should be generated per clock domain. This methodology avoids timing issues caused by cross clock domain paths.

Example pattern generation script for atpg\_PClk clock domain:

#### 4.3 Gate Level Simulation

The pattern simulation steps for ATPG patterns with OCC are identical with regular ATPG pattern simulation steps.

#### 4.3.1 Example Waveform

OCC controller signals during an ATPG pattern are shown in Figure 4-1 and Figure 4-2.

During scan shifting, the design uses slow clock to operate; during scan capture the clock output of the OCC controller is the fast clock which allows the design to operate at functional frequency.





Figure 4.2: Fast clock operation

